aboutsummaryrefslogtreecommitdiff
path: root/docs/hcl/kfsn4-dre.html
blob: 074380b1c623a41750cf7c87b80ac2af1f5bf887 (plain) (blame)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
<!DOCTYPE html>
<html>
<head>
	<meta charset="utf-8">
	<meta name="viewport" content="width=device-width, initial-scale=1">

	<style type="text/css">
		@import url('../css/main.css');
	</style>

	<title>ASUS KFSN4-DRE server/workstation board</title>
</head>

<body>

	<div class="section">
		<h1 id="pagetop">ASUS KFSN4-DRE server/workstation board</h1>

			<p>
				This is a server board using AMD hardware (Fam10h). It can also be used
				for building a high-powered workstation. Powered by libreboot.
			</p>

			<p>
				<b>
					NOTE: This board is unsupported in libreboot 20150518.
					To use it in libreboot, for now, you must build for it
					from source using the libreboot git repository.
				</b>
			</p>

			<p>
				Native graphics initialization exists (XGI Z9s) for this board.
				Framebuffer- and text-mode both work. A serial port is also
				available.
			</p>
			
			<p>
				These boards use LPC flash (not SPI), in a PLCC socket. The default flash size
				1MiB (8Mbits), and can be upgraded to 2MiB (16Mbits).
				SST49LF080A is the default that the board uses.
				SST49LF016C is an example of a 2MiB (16Mbits) chip, which might work.
				It is believed that 2MiB (16Mbits) is the maximum size available for the flash chip.
			</p>

			<p>
				Flashing instructions can be found at <a href="../install/index.html#flashrom">../install/index.html#flashrom</a>
			</p>
			
			<p>
				<a href="index.html">Back to previous index</a>.
			</p>
	</div>

	<div class="section">
		<h1 id="hexcore">Hex-core CPUs</h1>
			<p>
				PCB revision 1.05G is the best version of this board (the
				revision number will be printed on the board), because it
				can use dual hex-core CPUs (Opteron 2400/8400 series). Other
				revisions are believed to only support dual quad-core CPUs.
			</p>
	</div>

	<div class="section">
		<h1 id="formfactor">Form factor</h1>
			<p>
				These boards use the SSI EEB 3.61 form factor; make sure
				that your case supports this. This form factor is similar
				to E-ATX in that the size is identical, but the position of
				the screws are different.
			</p>
	</div>

	<div class="section">
		<h1 id="issues">Current issues</h1>
			<ul>
				<li>
					There seems to be a 30 second bootblock delay (observed by tpearson);
					the system otherwise boots and works as expected.
					See <a href="text/kfsn4-dre/bootlog.txt">text/kfsn4-dre/bootlog.txt</a>
					- this uses the 'simple' bootblock, while tpearson uses the 'normal'
					bootblock. He says that he will look into this.
				</li>
			</ul>
	</div>

	<div class="section">

		<p>
			Copyright &copy; 2015 Francis Rowe &lt;info@gluglug.org.uk&gt;<br/>
			This document is released under the Creative Commons Attribution-ShareAlike 4.0 International Public License and all future versions.
			A copy of the license can be found at <a href="../cc-by-sa-4.txt">../cc-by-sa-4.txt</a>.
		</p>

		<p>
			This document is distributed in the hope that it will be useful,
			but WITHOUT ANY WARRANTY; without even the implied warranty of
			MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See <a href="../cc-by-sa-4.txt">../cc-by-sa-4.txt</a> for more information.
		</p>
		
	</div>

</body>
</html>